Part Number Hot Search : 
GS2GIF 2SA2060 AM03M 1N4002 86GN12 KK5009D PC100 XFWB3010
Product Description
Full Text Search
 

To Download DR3300 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 (R)
DR3300 916.50 MHz Transceiver Module
* * * *
Designed for Short-Range Wireless Data Communications Supports 1 Mbps Encoded Data Transmissions 3 V, Low Current Operation plus Sleep Mode Ready to Use OEM Module
The DR3300 transceiver module is ideal for short-range wireless data applications where robust operation, small size and low power consumption are required. The DR3300 utilizes RFM's TR1100 amplifiersequenced hybrid (ASH) architecture to achieve this unique blend of characteristics. The receiver section of the TR1100 is sensitive and stable. A wide dynamic range log detector provides robust performance in the presence of on-channel interference or noise. Two stages of SAW filtering provide excellent receiver out-ofband rejection. The TR1100 transmitter is optimized amplitude-shift keyed (ASK) modulation at data rates up to 1 Mbps. The transmitter employs SAW filtering to suppress output harmonics, facilitating compliance with FCC 15.249 and similar regulations. The DR3300 includes the TR1100 plus most configuration components in a ready-to-use PCB assembly, excellent for prototyping and intermediate volume production runs.
Absolute Maximum Ratings Rating
Power Supply and All Input/Output Pins Non-Operating Case Temperature Soldering Temperature (10 seconds)
Value
-0.3 to +4.0 -50 to +100 230
Units
V C C
Electrical Characteristics, 115.2 kbps Amplitude-Shift Keyed
Characteristic Operating Frequency Modulation Type Data Rate Receiver Performance (ASK @ 1 Mbps) Input Current, 3 Vdc Supply Input Signal for 10-4 BER, 25 C Rejection, 30 MHz Transmitter Performance (ASK @ 1 Mbps) Peak Input Current, 3 Vdc Supply Peak Output Power Turn On/Turn Off Time Sleep to Receive Switch Time (15 ms sleep, -70 dBm signal) Sleep Mode Current Transmit to Receive Switch Time (15 ms transmit, -70 dBm signal) Receive to Transmit Switch Time Power Supply Voltage Range Operating Ambient Temperature ITP PO tON/tOFF tSR IS tTOR tRTO Vcc TA 2.7 -40 10 0.75 10 12 3.5 +85 0.75 0.2/0.2 12 mA mW s s A s s Vdc C IR -76 RREJ 55 4.8 mA dBm dB 1 Sym fO Notes Minimum 916.25 Typical ASK Mbps Maximum 916.75 Units MHz
RF Monolithics, Inc. Phone: (972) 233-2903 Fax: (972) 387-8148 RFM Europe Phone: 44 1963 251383 Fax: 44 1963 251510 (c)1999 by RF Monolithics, Inc. The stylized RFM logo are registered trademarks of RF Monolithics, Inc.
E-mail: info@rfm.com http://www.rfm.com DR3300-060304
Page 1 of 5
916.50 MHz
Transceiver Module
DR3300 Schematic
RFIO (13) RF GND (14) C1 C6 CTR0 (12) CTR1 (11) VCC (9) + C4 C5 R1 R2
R3 R8
20 L1
11
ASH Transceiver
C2 L2 1 10
R4
LPF ADJ (8) C3 L3 R5 R6
GND (6, 7, 10)
RX BBO (3) AGC/VCC (1) PK DET (2)
TX IN (5) RX DATA (4)
DR3300 Pin Out
RF GND 14 AGC/VCC PK DET RX BBO RX DATA TX IN 1 2 3 4 5 6 GND 7 GND RFIO 13 12 11 10 9 8 CTR0 CTR1 GND VCC LPF ADJ
DR3300 Outline Drawing
.25 .70 .20 .165 .10 .70
Dimensions in inches
RF Monolithics, Inc. Phone: (972) 233-2903 Fax: (972) 387-8148 RFM Europe Phone: 44 1963 251383 Fax: 44 1963 251510 (c)1999 by RF Monolithics, Inc. The stylized RFM logo are registered trademarks of RF Monolithics, Inc.
E-mail: info@rfm.com http://www.rfm.com DR3300-060304
Page 2 of 5
916.50 MHz
Pin Descriptions
Pin Name
Transceiver Module
Description This pin is connected directly to the transceiver AGCCAP pin, which controls the AGC reset operation. To enable AGC operation (required for ASK transmission) an external capacitor is placed between this pin and ground. The capacitor sets the minimum time the AGC will hold-in once it is engaged. The hold-in time is set to avoid AGC chattering. For a given hold-in time tAGH, the capacitor value CAGC is: CAGC = 19.1* tAGH, where tAGH is in s and CAGC is in pF
1
AGC/VCC
For 1 Mbps operation, a 100 pF 10% ceramic capacitor should be used at this pin. The value of CAGC given above provides a hold-in time between tAGH and 2.65* tAGH, depending on operating voltage, temperature, etc. The hold-in time is chosen to allow the AGC to ride through the longest run of zero bits that can occur in a received data stream. The AGC hold-in time can be greater than the peak detector decay time, as discussed below. However, the AGC hold-in time should not be set too long, or the receiver will be slow in returning to full sensitivity once the AGC is engaged by noise or interference. AGC operation also depends on a functioning peak detector, as discussed below. The AGC capacitor is discharged in the transceiver power-down (sleep) mode and in the transmit modes. This pin is connected directly to the transceiver PKDET pin. This pin controls the peak detector operation. An external capacitor between this pin and ground sets the peak detector attack and decay times, which have a fixed 1:1000 ratio. For 1 Mbps applications, the attack time constant should be set to 0.024 s with a 100 pF capacitor to ground. (This adequately matches the peak detector decay time constant of 24 s to the time constant of the 270 pF coupling capacitor C3.) A 10% ceramic capacitor should be used at this pin. The peak detector is used to drive the "dB-below-peak" data slicer and the AGC release function. The AGC hold-in time can be extended beyond the peak detector decay time with the AGC capacitor, as discussed above. The peak detector capacitor is discharged in the transceiver power-down (sleep) mode and in the transmit modes. See the description of Pin 3 below for further information. This pin is connected directly to the transceiver BBOUT pin. On the circuit board, BBOUT also drives the transceiver CMPIN pin through C3, a 270 pF coupling capacitor (tBBC = 17.3 s). RX BBO can also be used to drive an external data recovery process (DSP, etc.). The nominal output impedance of this pin is 1 K. The RX BBO signal changes about 10 mV/dB, with a peak-to-peak signal level of up to 675 mV. The signal at RX BBO is riding on a 1.1 Vdc value that varies somewhat with supply voltage and temperature, so it should be coupled through a capacitor to an external load. A load impedance of 50 K to 500 K in parallel with no more than 10 pF is recommended. Note the AGC reset function is driven by the signal applied to CMPIN through C3. When the transceiver is in power-down (sleep) or in a transmit mode, the output impedance of this pin becomes very high, preserving the charge on the coupling capacitor(s). The value of C3 on the circuit board has been chosen to match typical data encoding schemes at 1 Mbps. If C3 is modified to support different data rates and/or encoding schemes, make the value of the peak detector capacitor about 1/3 the value of C3. RX DATA is connected directly to the transceiver data output pin, RXDATA. This pin will drive a 10 pF, 500 K parallel load. The peak current available from this pin increases with the receiver low-pass filter cutoff frequency. In the power-down (sleep) or transmit modes, this pin becomes high impedance. If required, a 1000 K pull-up or pull-down resistor can be used to establish a definite logic state when this pin is high impedance (do not connect the pull-up resistor to a supply voltage higher than 3.5 Vdc or the transceiver will be damaged). This pin must be buffered to successfully drive low-impedance loads. The TX IN pin is connected to the transceiver TXMOD pin through a 4.7 K resistor on the circuit board. Additional series resistance will often be required between the modulation source and the TX IN pin, depending on the desired output power and peak modulation voltage (3.3 K typical for a peak modulation voltage of 3 volts). Saturated output power requires about 450 A of drive current. Peak output power PO for a 3 Vdc supply is approximately:
2
PK DET
3
RX BBO
4
RX DATA
5
TX IN
PO = 4.8*((VTXH - 0.9)/(RM + 4.7))2, where PO is in mW, peak modulation voltage VTXH is in volts and external modulation resistor RM is in kilohms This pin must be held low in the receive and sleep modes. Please refer to section 2.9 of the ASH Transceiver Designer's Guide for additional information.
6 7
GND GND
This is a ground pin. This is a ground pin.
RF Monolithics, Inc. Phone: (972) 233-2903 Fax: (972) 387-8148 RFM Europe Phone: 44 1963 251383 Fax: 44 1963 251510 (c)1999 by RF Monolithics, Inc. The stylized RFM logo are registered trademarks of RF Monolithics, Inc.
E-mail: info@rfm.com http://www.rfm.com DR3300-060304
Page 3 of 5
916.50 MHz
Transceiver Module
This pin is the receiver low-pass filter bandwidth adjust, and is connected directly to the transceiver LPFADJ pin. R6 on the circuit board (1 K) is connected between LPFADJ and ground, and sets the receiver bandwidth for typical 1 Mbps operation. The filter bandwidth can be increased by adding an external resistor in parallel with R6. The equivalent resistor value can range from 1 K to 820 ohms, providing a filter 3 dB bandwidth fLPF from 1.5 to 1.8 MHz. The 3 dB filter bandwidth is determined by: 8 LPF ADJ fLPF = 1445/(1*RLPF/(1 + RLPF)), where RLPF is in kilohms, and fLPF is in kHz A 5% resistor should be used to set the filter bandwidth. This will provide a 3 dB filter bandwidth between fLPF and 1.3* fLPF with variations in supply voltage, temperature, etc. The filter provides a three-pole, 0.05 degree equiripple phase response. The peak drive current available from RXDATA increases in proportion to the filter bandwidth setting. Refer to sections 1.4.3, 2.5.1 and 2.6.1 in the ASH Transceiver Designer's Guide for additional information on data rate adjustments. 9 VCC This is the positive supply voltage pin for the module. The operating voltage range is 2.7 to 3.5 Vdc. It is also possible to use Pin 1 as the Vcc input. Please refer to the Pin 1 description above. This is a ground pin. 10 GND
11
CTR1
CTR1 is connected to the CNTRL1 control pin on the transceiver. CTR1 and CTR0 select the transceiver operating modes. CTR1 and CTR0 both high place the unit in the receive mode. CTR1 and CTR0 both low place the unit in the power-down (sleep) mode. CTR1 high and CTR0 low place the unit in the ASK transmit mode. CTR1 low and CTR0 high place the unit in the OOK transmit mode (not used at 115.2 kbps). CTR1 is a high-impedance input (CMOS compatible). This pin must be held at a logic level; it cannot be left unconnected. At turn on, the voltage on this pin and CTR0 should rise with VCC until VCC reaches 2.7 Vdc (receive mode). Thereafter, any mode can be selected. CTR0 is connected to the CNTRL0 control pin on the transceiver CTR0 is used with CTR1 to control the operating modes of the transceiver. CTR0 is a high-impedance input (CMOS compatible). This pin must be held at a logic level; it cannot be left unconnected. At turn on, the voltage on this pin and CTR1 should rise with VCC until VCC reaches 2.7 Vdc (receive mode). Thereafter, any mode can be selected. RFIO is the RF input/output pin. A matching circuit for a 50 ohm load (antenna) is implemented on the circuit board between this pin and the transceiver SAW filter transducer. This pin is the RF ground (return) to be used in conjunction with the RFIO pin. For example, when connecting the transceiver module to an external antenna, the coaxial cable ground is connected this pin and the coaxial cable center conductor is connected to RFIO.
12
CTR0
13
RFIO
14
RF GND
1 Mbps Application Circuit
R/T
3 Vdc
12 13
11
10
9
8 7
DR3300
14 1 2 3 100 pF 100 pF 4 5 3.3 K Data In Data Out 6
RF Monolithics, Inc. Phone: (972) 233-2903 Fax: (972) 387-8148 RFM Europe Phone: 44 1963 251383 Fax: 44 1963 251510 (c)1999 by RF Monolithics, Inc. The stylized RFM logo are registered trademarks of RF Monolithics, Inc.
E-mail: info@rfm.com http://www.rfm.com DR3300-060304
Page 4 of 5
916.50 MHz
DR3300 Bill of Materials
Item 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 Reference U1 C1, C4, C6 C2 C3 C5 R1 R2 R3 R4, R8 R5 R6 L1 L2 L3 PCB R7
Transceiver Module
Description TR1100 ASH Transceiver Capacitor SMT 0603 Capacitor SMT 0603 Capacitor SMT 0603 Capacitor E1A-B 0805 Resistor Chip 0603 Resistor Chip 0603 Resistor Chip 0603 Resistor Chip 0603 Resistor Chip 0603 Resistor Chip 0603 Inductor Chip 0603 Inductor Chip 0603 Fair-Rite Chip 0603 Printed Circuit Board ArtWork Not Used
Value 916.50 MHz 100 pF 10% 6.8 pF 10% 270 pF 10% 4.7 F 10% 1 M 5% 11 K 5% 27 K 1% 100 K 1% 4.7 K 5% 1 K 5% 18 nH 5% 100 nH 10% 2506033017YO AW400-1508-004x1 N/A
Quanitity 1 3 1 1 1 1 1 1 2 1 1 1 1 1 1 0
C2
8
Note: Preliminary specitications, subject to change without notice.
RF Monolithics, Inc. Phone: (972) 233-2903 Fax: (972) 387-8148 RFM Europe Phone: 44 1963 251383 Fax: 44 1963 251510 (c)1999 by RF Monolithics, Inc. The stylized RFM logo are registered trademarks of RF Monolithics, Inc.
E-mail: info@rfm.com http://www.rfm.com DR3300-060304
Page 5 of 5


▲Up To Search▲   

 
Price & Availability of DR3300

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X